#### **Module 2**

# 8051 Assembly Language Programming

#### **Outline**

- Inside the 8051
- Introduction to 8051 Assembly programming
- Assembling and running an 8051 program
- The program counter and ROM space in the 8051
- 8051 data types and directives
- 8051 flag bits and the PSW register
- 8051 register banks and stack

#### Inside the 8051

- On-chip ROM to save your program
  - Program is burned in ROM.
  - Program is fixed and is not supposed to change.
- On-chip RAM to save some temporary data generated in execution time
  - Data can be changed.
  - Data is lost when the 8051 powers down.
- Registers to store information temporarily
  - Some registers are used for internal operations of the 8051.
  - Some registers are located in RAM. Some have their special locations.

# On-chip RAM



#### 8051 Registers

- General Purpose Registers are used to store information temporarily.
- □ The 8051 has 8-bit registers and 16-bit registers.
  - many 8-bit registers in Figure 2-1(a)
  - two 16-bit registers in Figure 2-1(b)

# Main Registers



# 16 bit Registers

- DPTR: data pointer the 16-bit address for the data located in program (ROM) or external RAM
  - DPL low byte of DPTR
  - DPH high byte of DPTR
- PC: program counter the address of the next instruction



# **Special Function Registers SFR**

| 80 | PØ   | SP   | DPL | DPH |     |     | PCON | 87 |
|----|------|------|-----|-----|-----|-----|------|----|
| 88 | TCON | TMOD | TLO | TL1 | THO | TH1 |      | 8F |
| 90 | P1   |      |     |     |     |     |      | 97 |
| 98 | SCON | SBUF |     |     |     |     |      | 9F |
| AØ | P2   |      |     |     |     |     |      | A7 |
| A8 | IE   |      |     |     |     |     |      | AF |
| BØ | P3   |      |     |     |     |     |      | B7 |
| B8 | IP   |      |     |     |     |     |      | В9 |
| CØ |      |      |     |     |     |     |      | C7 |
| С8 |      |      |     |     |     |     |      | CF |
| DØ | PSW  |      |     |     |     |     |      | D7 |
| D8 |      |      |     |     |     |     |      | DF |
| EØ | ACC  |      |     |     |     |     |      | E7 |
| E8 |      |      |     |     |     |     |      | EF |
| FØ | В    |      |     |     |     |     |      | F7 |
| F8 |      |      |     |     |     |     |      | FF |



# Bit addressable Registers

- ☐ The 8051 uses 8-bit data type.
  - Example: integer and character are 8 bits.
- Any data larger than 8-bits must be broken into 8-bit chunks before it is processed.
- Bit-addressable (ex: P0) vs. not bit-addressable (ex: DPH)



## **Instruction Set Summary**

#### 8051 Instruction Set Summary

- 1. Data Transfer: get or store data
  - MOV, PUSH, POP
- 2. Arithmetic Operations:
  - ADD, SUB, INC, DEC, MUL, DIV
- 3. Logical Operations:
  - ANL, ORL, XRL, CLR
- 4. Program Branching: jump, loop, call instruction
  - LCALL, RET, LJMP, JZ, JNZ, NOP

#### **MOV** Instruction

Copy the source operand to the destination operand.

copy

```
MOV destination, source
```

```
MOV A, #55H ;load value 55H into reg. A
;now A=55H (H: hexadecimal)

MOV R6, #12 ;load 12 decimal into R6
;now R6=12=0CH

MOV R0, A ;copy contents of A into R0
;now A=55H, R0=55H
```

- The pound sign "#" indicates that it is an immediate value.
- You can write your comment after the semicolon ";".

#### Instruction Set - Notation

#### The Instruction Set and Addressing Modes

| R <sub>n</sub>  | Register R7-R0 of the currently selected Register Bank.                                                                                                                   |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| direct          | 8-bit internal data location's address. This could be an Internal Data RAM location (0-127) or a SFR [i.e., I/O port, control register, status register, etc. (128-255)]. |  |  |
| @R <sub>i</sub> | 8-bit internal data RAM location (0-255) addressed indirectly through register R1or R0.                                                                                   |  |  |
| #data           | 8-bit constant included in instruction.                                                                                                                                   |  |  |
| #data 16        | 16-bit constant included in instruction.                                                                                                                                  |  |  |
| addr 16         | 16-bit destination address. Used by LCALL and LJMP. A branch can be anywhere within the 64K byte Program Memory address space.                                            |  |  |
| addr 11         | 11-bit destination address. Used by ACALL and AJMP. The branch will be within the same 2K byte page of program memory as the first byte of the following instruction.     |  |  |
| rel             | Signed (two's complement) 8-bit offset byte. Used by SJMP and all conditional jumps. Range is -128 to +127 bytes relative to first byte of the following instruction.     |  |  |
| bit             | Direct Addressed bit in Internal Data RAM or Special Function Register.                                                                                                   |  |  |

# MOV instruction types

| DATA TRANSFER |                         |                                          |   |    |  |
|---------------|-------------------------|------------------------------------------|---|----|--|
| MOV           | A,R <sub>n</sub>        | Move register to<br>Accumulator          | 1 | 12 |  |
| MOV           | A,direct                | Move direct byte to<br>Accumulator       | 2 | 12 |  |
| MOV           | A,@R <sub>i</sub>       | Move indirect RAM to<br>Accumulator      | 1 | 12 |  |
| MOV           | A,#data                 | Move immediate data to Accumulator       | 2 | 12 |  |
| MOV           | R <sub>n</sub> ,A       | Move Accumulator to register             | 1 | 12 |  |
| MOV           | R <sub>n</sub> ,direct  | Move direct byte to register             | 2 | 24 |  |
| MOV           | R <sub>n</sub> ,#data   | Move immediate data to register          | 2 | 12 |  |
| MOV           | direct,A                | Move Accumulator to direct byte          | 2 | 12 |  |
| MOV           | direct,R <sub>n</sub>   | Move register to direct byte             | 2 | 24 |  |
| MOV           | direct,direct           | Move direct byte to direct               | 3 | 24 |  |
| MOV           | direct,@R <sub>i</sub>  | Move indirect RAM to direct byte         | 2 | 24 |  |
| MOV           | direct,#data            | Move immediate data to direct byte       | 3 | 24 |  |
| MOV           | @R <sub>i</sub> ,A      | Move Accumulator to indirect RAM         | 1 | 12 |  |
| MOV           | @R <sub>i</sub> ,direct | Move direct byte to indirect RAM         | 2 | 24 |  |
| MOV           | @R <sub>i</sub> ,#data  | Move immediate data to indirect RAM      | 2 | 12 |  |
| MOV           | DPTR,#data16            | Load Data Pointer with a 16-bit constant | 3 | 24 |  |
| MOVC          | A,@A+DPTR               | Move Code byte relative to DPTR to Acc   | 1 | 24 |  |
| MOVC          | A,@A+PC                 | Move Code byte relative                  | 1 | 24 |  |

#### Remarks

Other examples

```
MOV R5,#0F9H; load F9H into R5; now R5=F9H
```

A 0 is used between the # and F to indicate that F is a hex number and not a letter.

```
MOV R5, #F9H ; illegal
```

□ The value must be within 0-0FFH (or decimal 0-255).

```
MOV R5, #425 ;illegal
```

□ If no "#" exists, it means to load from a memory location.

```
MOV A,17H ;load the value held in memory ;location 17H to reg. A
```

#### MOV - more

Other examples

```
MOV A, #'4' ;load ASCII '4' into A
;ASCII code for '4':34H
;now A=34H
= MOV A, #34H
```

The immediate value can be copied to A, B, R0-R7.

#### **ADD Instruction**

| ADD | A,R <sub>n</sub>  | Add register to<br>Accumulator       | 1 | 12 |
|-----|-------------------|--------------------------------------|---|----|
| ADD | A,direct          | Add direct byte to<br>Accumulator    | 2 | 12 |
| ADD | A,@R <sub>i</sub> | Add indirect RAM to<br>Accumulator   | 1 | 12 |
| ADD | A,#data           | Add immediate data to<br>Accumulator | 2 | 12 |

Add the source operand to register A and put the result in A.

```
ADD A, source

A + source \rightarrow A

MOV A, #25H ; load 25H into A

MOV R2, #34H ; load 34H into R2

ADD A, R2 ; add R2 to A=A+R2

; now A=59H, R2=34H
```

Register A must be the destination of any arithmetic operation.

```
ADD RO, A ;illegal
```

#### ADD - more

Other examples

```
MOV A, #25H ; load 25H into A
ADD A, #34H ; add 34H to A=A+34H=59H
```

- The second value is called an *immediate* operand.
- The format for Assembly language instruction, descriptions of their use, and a listing of legal operand types are provided in Appendix A.1. (to be discussed in Chap 5)

#### **Assembly Language Programming**

- Machine language
  - a program that consists of 0s and 1's.
  - CPU can work on machine language directly.
  - Example 7D25
- Low-level language
  - It deals directly with the internal structure of the CPU.
  - Programmers must know all details of the CPU.
  - Example MOV R5,#25H 8051 assembly language
- ☐ High-level language
  - Machine independent
  - Example a=37;C++

#### **Assembly Language Programming**

- Assembly languages were developed which provided mnemonics for the machine code instructions, plus other features.
  - Mnemonic: the instruction
    - Example: MOV, ADD
  - Provide decimal numbers, named registers, labels, comments
  - programming faster and less prone to error.
- Assembly language programs must be translated into machine code by a program called an assembler.
  - Assembly: MOV R5,#25H
  - Machine language: 7D25

# Example



# **Assembly Language Programs**

■ An Assembly language program (see Program 2-1) is a series of statements.

```
[label:] mnemonic [operands] [;comment]
```

- Brackets indicate that a field is optional.
- Label is the name to refer to a line of program code. A label referring to an instruction must be followed by a colon ":"

```
Here: SJMP HERE
```

- Mnemonic and operand(s) perform the real work of the program.
- The comment field begins with a semicolon ";"

#### Mnemonic vs Directives

- Two types of assembly statements
  - Mnemonic tells the CPU what to do
    - Example MOV, ADD
    - These instructions are translated into machine code for the CPU to execute.
  - Directives: Pseudo-instructions that give directions to the assembler
    - Example ORG 0H, END
    - Directives do not generate any machine code and are used only by the assembler.

#### 8051 Directives

 ORG tells the assembler to place the opcode at ROM with a chosen start address.

#### **ORG** start-address

```
ORG 0200H ;put the following codes ;start at location 200H
```

- ORG indicates the address of next instruction to be run.
- END indicates to the assembler the end of the source code.

#### **END**

EQU used for alias

```
DATA EQU 25H MOV A, #DATA
```

Some assemblers use .ORG and .END

# Steps in Assembly Language Programming

- 1. Use an editor to type in a program "myfile.asm" (may use other extensions)
- The assembly source program is fed to an 8051 assembler. "myfile.lst" and "myfile.obj" are generated by the assembler.
- 3. A link program takes one or more object files to produce an absolute object file "myfile.abs".
- 4. The "abs" file is fed into a program called "OH" (object to hex converter) which creates a file "myfile.hex"
- 5. The "myfile.hex" file is to be burned into ROM by a special burner.
- New Windows-based assemblers combine 2-4 into one step



# Program example: myfile.asm

```
ORG
          0H
                     start at location 0
     MOV R5,#25H
                     ; load 25H into R5
     MOV R7, #34H ; load 34H into R7
                     ;load 0 into A
     MOV A, #0
                     ; add contents of R5 to A
     ADD A, R5
                     ; now A = A + R5
         A,R7
                     ; add contents of R7 to A
     ADD
                     ; now A = A + R7
     ADD A, #12H
                     ; add to A value 12H
                     ; now A = A + 12H
                     ; stay in this loop
HERE:SJMP HERE
                     ; end of asm source file
     END
```

# myfile.lst

```
0000
                              ;start at location 0
                    0 H
              ORG
                              ; load 25H into R5
   0000 7D25
              MOV
                   R5,#25H
3
   0002 7F34
                   R7,#34H ; load 34H into R7
              MOV
   0004 7400
              MOV
                   A,#0
                              ; load 0 into A
5
   0006 2D
              ADD
                   A, R5
                              ; add contents of R5 to A
   0007
                              ; now A = A + R5
   0007 2F
              ADD
                   A,R7
                              ; add contents of R7 to A
8
   0008
                              ; now A = A + R7
   0008 2412 ADD
                   A,#12H
                              ; add to A value 12H
   000A
10
                              ; now A = A + 12H
  000A 80FE HERE:SJMP HERE
                                  ; stay in this loop
12 000C
              END
                              ; end of asm source file
```

#### **ROM Contents**

| Address      | Code |
|--------------|------|
| 0000         | 7D   |
| 0001         | 25   |
| 0002         | 7F   |
| 0003         | 34   |
| 0004         | 74   |
| 0005         | 00   |
| 0006         | 2D   |
| 0007         | 2F   |
| 8000         | 24   |
| 0009         | 12   |
| 000 <i>A</i> | 80   |
| 000B         | FE   |

#### Intel Hex File

- A record looks like:0300300002337A1E
- Breaking this line into it's components we have:
- Record Length: 03 (3 bytes of data)

Address: 0030 (the 3 bytes will be stored at 0030, 0031, and 0032)

Record Type: 00 (normal data)

Data: 02, 33, 7A

Checksum: 1E

- More than one record is possible
- □ Taking all the data bytes above, we have to calculate the checksum based on the following hexidecimal values:
- $\bigcirc$  03 + 00 + 30 + 00 + 02 + 33 + 7A = E2
- □ The two's complement of E2 is 1E which is, as you can, the checksum value.
- For our example:0A0000007D257F3474002D2F24129B

# **Program Counter**

- □ The Program Counter PC points to the address of the next instruction to be executed.
- □ As the CPU fetches the opcode from the program ROM, the program counter is incremented to point to the next instruction.
- PC is also called instruction pointer.



#### Program Counter - more

- ☐ The PC in the 8051 is 16-bits wide.
  - The 8051 can access program addresses 0000 to FFFFH, a total of 64K bytes of code.
  - The exact range of program addresses depends on the size of on-chip ROM.
- □ When the 8051 is powered up, the PC has the value of 0000 in it.
  - That is, the address of the first executed opcode at ROM address is 0000H.
- We can examine the list file to loop the action of PC.

#### Program Counter - more

ORG OH: put the

instruction with the ROM

address 0000H

| ROM Address               | Machine Language           | Assembly Language   |
|---------------------------|----------------------------|---------------------|
| 0000                      | 7D25 2 byte opcode         | MOV R5,#25H         |
| 0002 next                 | 7F34                       | MOV R7,#34H         |
| 0004 instruction 0+2=0002 | <sup>1 is</sup> 7400       | MOV A,#0            |
| 0006                      | 2D                         | ADD A,R5            |
| 0007                      | 2F                         | ADD A,R7            |
| 0008                      | 2412                       | ADD A,#12H          |
| 000 <i>A</i> ← P          | rogram is from 0000 to 000 | 09. Total 10 bytes. |

000A is the address of the next instruction if exists.

## Operation with 8051

- 1. The 8051 is powered up. The PC is set to the value 0000H.
- The CPU fetches the instruction with address 0000H and gets the machine code 7D. The CPU decodes it and asks the operand 25. The PC is set to the value 0002H.
- 3. The CPU fetches the instruction with address 0002H and gets the machine code 7F. The CPU decodes it and asks the operand 34. The PC is set to the value 0004H.

## 8051 ROM Map

- □ The 8051 can access 64K bytes of ROM since the PC is 16-bit register.
  - $\circ$  10000H bytes = 2<sup>16</sup> bytes = 64K bytes
  - 0000 to FFFF address range
- However, the exact program size depends on the selected chip.
  - 8751, AT8951 have only 4K bytes.
  - AT89C52 has 8K bytes
  - Dallas Semiconductor's DS5000-32 has 32K bytes on-chip ROM.

#### Fig. 2-3 On-chip ROM address range



#### Data Types and Directives

- □ The 8051 microcontroller has only one data type.
  - 8-bit data
  - O0 to FFH data range (0 to 255 in decimal)
  - Programmers must take care of the meaning of data type by themselves.
  - Assembly Language defines some data representations and pseudo instructions.
    - DB, EQU
    - Assembler can translate these data representations to be processed by the 8051.

# Define Byte (DB) Directive

Define byte in the program.



- data-name is the label referring to the ROM address containing the content data-value.
- O It is an address, DATA1=0500H, DATA2=0501H, DATA3=0502H, DATA4=0504H.

#### DB - more

Define ASCII number or characters

**ORG 510H** 

DATA1: DB "2591"

**ORG 518H** 

DATA2: DB "My name is Joe"

- Assembler translates the ASCII numbers or characters to binary number.
- ASCII Codes in Appendix F (p401)
- The label is the address of first content at ROM. You can think of them as a table.



#### DB - more

- ☐ The data-label is a 16-bit value.
- Usually, we use the register DPTR to point the first content of data.

ORG OH
MOV DPTR,#DATA1

•••

DATA1: DB "2591"

- Reference to Chapter 5, Example 5-7.
- Labels (DATA1) will be replaced by its value (0510H) by assembler.
- Labels and DB are not transferred to opcodes.

address ROM



DATA1=0510H DPTR=0510H

### **Indexed Addressing Mode**

- Indexed addressing mode is used to access 8051 on-chip ROM and external memory.
- □ It is widely used in accessing data elements of look-up table entries located in the program ROM space of the 8051.
  - A look-up table is a ROM block where the data is given previously (then you can access it frequently).
- MOVC: to access internal ROM
  - Transfer data between ROM and A.
  - The "C" means code
- 16-bit memory address is held by DPTR or PC

MOV DPTR, #0008 ;determines the ROM address MOVC A, @A+DPTR

;access the ROM data with address A+DPTR

MOVC A, @A+PC

;access the ROM data with address A+PC

## Example for MOVC

■ Register indexed addressing mode

```
1 0000 90 00 08
                       DPTR, #MYDATA
                  MOV
2 0003 E4
                  CLR
                       A
                                        ROM
3 0004 93
                  MOVC A, @A+DPTR
                                         90
4 0005 F8
                  MOV
                        RO,A
                                      01
                                         00
                  HERE: SJMP HERE
5 0006 80 FE
                                      02
                                         06
5 0008 55 53 41
                  MYDATA: DB "USA"
                                      03
                                         E4
O DPTR= #MYDATA=0008H
                                      08
                                          55
                       55H
○ A+DPTR=0008H
                                      09
                                          53
```

#### **EQU**

Define a constant without occupying a memory location.

data-name EQU data-value



data-value → data-name

```
COUNT EQU 25 ;25 in decimal =19H
...
MOV R3, #COUNT ;R3=19H now
= MOV R3, #25
```

- EQU associates a constant value with a data label.
- When the label appears in the program, its constant value (25) will be substituted for name (COUNT) by assembler.
- Data-names and EQU are not translated to opcodes.

## Bit-Addressable Memory

- □ The bit-addressable RAM locations are 20H to 2FH.
- Only 16 bytes of RAM are bit-addressable.
  - → 16 \* 8 bits = 128 bits (in decimal) = 80H bits (in hex)
  - They are addressed as 00 to 7FH
  - Note that the bit addresses 80H to F7H belong to SFR.
  - See Figure A-2



### **Bit-level Instructions**

| BOOLE | BOOLEAN VARIABLE MANIPULATION |                                       |   |    |  |  |  |
|-------|-------------------------------|---------------------------------------|---|----|--|--|--|
| CLR   | С                             | Clear Carry                           | 1 | 12 |  |  |  |
| CLR   | bit                           | Clear direct bit                      | 2 | 12 |  |  |  |
| SETB  | С                             | Set Carry                             | 1 | 12 |  |  |  |
| SETB  | bit                           | Set direct bit                        | 2 | 12 |  |  |  |
| CPL   | С                             | Complement Carry                      | 1 | 12 |  |  |  |
| CPL   | bit                           | Complement direct bit                 | 2 | 12 |  |  |  |
| ANL   | C,bit                         | AND direct bit to CARRY               | 2 | 24 |  |  |  |
| ANL   | C,/bit                        | AND complement of direct bit to Carry | 2 | 24 |  |  |  |
| ORL   | C,bit                         | OR direct bit to Carry                | 2 | 24 |  |  |  |
| ORL   | C,/bit                        | OR complement of direct bit to Carry  | 2 | 24 |  |  |  |
| MOV   | C,bit                         | Move direct bit to Carry              | 2 | 12 |  |  |  |
| MOV   | bit,C                         | Move Carry to direct bit              | 2 | 24 |  |  |  |
| JC    | rel                           | Jump if Carry is set                  | 2 | 24 |  |  |  |
| JNC   | rel                           | Jump if Carry not set                 | 2 | 24 |  |  |  |
| JB    | bit,rel                       | Jump if direct Bit is set             | 3 | 24 |  |  |  |
| JNB   | bit,rel                       | Jump if direct Bit is Not set         | 3 | 24 |  |  |  |
| JBC   | bit,rel                       | Jump if direct Bit is set & clear bit | 3 | 24 |  |  |  |

## Example



#### Bit-addressible SFRs



### Bit-addressable SFRs



Special Function Register

#### **Ports**

| Cimala Di4   | 0 0 700000                             | biliter  | f Donte |
|--------------|----------------------------------------|----------|---------|
| Single-Bit A | A1111111111111111111111111111111111111 | DILLY O  | Ports   |
| Single Die   |                                        | Dillo, U |         |

| P0        | P1        | P2        | Р3        | Port Bit |
|-----------|-----------|-----------|-----------|----------|
| P0.0 (80) | P1.0 (90) | P2.0 (A0) | P3.0 (B0) | D0       |
| P0.1      | P1.1      | P2.1      | P3.1      | D1       |
| P0.2      | P1.2      | P2.2      | P3.2      | D2       |
| P0.3      | P1.3      | P2.3      | P3.3      | D3       |
| P0.4      | P1.4      | P2.4      | P3.4      | D4       |
| P0.5      | P1.5      | P2.5      | P3.5      | D5       |
| P0.6      | P1.6      | P2.6      | P3.6      | D6       |
| P0.7 (87) | P1.7 (97) | P2.7 (A7) | P3.7 (B7) | D7       |
|           |           |           |           |          |

- □ SETB P0.6 and SETB 86 produce the same machine code and they both set D6 of port 0.
- SETB ACC.0 and SETB 0E0h produce the same machine code

#### RAM in the 8051





Special Function Registers (SFRs) (80h - FFh) Description

Reg. Bank 0

Reg. Bank 1

Reg. Bank 2

Reg. Bank 3

Bits 00-3F

Bits 40-7F

General IRAM

SFRs

## Register Banks in the 8051



- □ The 8051 uses 8 registers as general registers.
  - They are named as RO,R1,...,R7.
  - They form a register bank.
  - Only 8 register names (R0-R7).
    Are they enough?

■ The 8051 provides 4 banks

Bank 0 Bank 1

00-07H 08H-0FH

Bank 2 Bank 3

10H-17H 18H-1FH

All are called RO-R7.

#### How Banks are Chosen

- □ RS1 and RS0 decide the bank used by R0-R7.
  - RS1 and RS0 are bits 4 and 3 of PSW register, respectively.
- Default register bank
  - When the 8051 is powered up, RS1=RS0=0. That is, the RAM locations 00-07H are accessed with R0-R7.
  - If we don't change the values of RS1 and RS0, we use the default register bank: Bank 0.

|        | RS1 (P | PSW.4) RS0 (PSW.3) |
|--------|--------|--------------------|
| Bank 0 | 0      | 0                  |
| Bank 1 | 0      | 1                  |
| Bank 2 | 1      | 0                  |
| Bank 3 | 1      | 1                  |

#### More

- Bits D4 and D3 of the PSW are used to select the desired register bank.
  - D4 is referred to as PSW.4 RS1
  - D3 is referred to as PSW.3 RSO
- Use SETB and CLR

```
SETB PSW.4 ;set RS1=1
CLR PSW.3 ;clear RS0=0
```

Choose Bank 2 Addresses: 10H-17H for RO-R7

#### More

MOV R0, #25H

SETB PSW.4

MOV R0,#42H

RAM Add.

Contents

### Example 2-5

# State the contents of RAM locations after the following program:

```
MOV R0,#99H ;load R0 with value 99H MOV R1,#85H ;load R1 with value 85H MOV R2,#3FH ;load R2 with value 3FH MOV R7,#63H ;load R7 with value 63H MOV R5,#12H ;load R5 with value 12H
```

#### **Solution:**

After the execution of above program we have the following:

RAM location 0 has value 99H RAM location 1 has value 85H

RAM location 2 has value 3FH RAM location 7 has value 63H

RAM location 5 has value 12H

## Example 2-6

Repeat Example 2-5 using RAM addresses instead of register names. **Solution:** 

This is called direct addressing mode and uses the RAM address location for the destination address. See Chapter 5 for a more detailed discussion of addressing modes.

```
with #: it's a value.
```

```
MOV 00,#99H ;load R0 with value 99H MOV 01,#85H ;load R1 with value 85H MOV 02,#3FH ;load R2 with value 3FH MOV 07,#63H ;load R7 with value 63H MOV 05,#12H ;load R5 with value 12H
```

no #: it's an address.

### Example

#### State the contents of the RAM locations after the following program:

```
SETB PSW.4 ;select bank 2

MOV RO,#99H ;load RO with value 99H

MOV R1,#85H ;load R1 with value 85H

MOV R2,#3FH ;load R2 with value 3FH

MOV R7,#63H ;load R7 with value 63H

MOV R5,#12H ;load R5 with value 12H
```

#### Solution:

By default, PSW.3=0 & PSW.4=0

"SETB PSW.4" sets RS1=1 and RS0=0  $\Rightarrow$  Register bank 2.

Register bank 2 uses RAM locations 10H – 17H.

RAM location 10H has value 99H RAM location 11H has value 85H

RAM location 12H has value 3FH RAM location 17H has value 63H

RAM location 15H has value 12H

## Flags

- When the CPU performs arithmetic operations, sometimes an exception may occur.
  - Example: Overflow
- How does the CPU tell programmers that an exception has occurred?
- Answer is the *flags*.
  - A flag is a bit to denote that an exception has occurred.
  - Carry flag CY
  - Auxiliary carry flag AC
  - Parity check P
  - Overflow OV

## Carry Flag CY

- □ If there is an carry out from the D7 bit during an operation, CY is set; otherwise CY is cleared.
  - The CY is used to detect errors in arithmetic operations.
  - $\bigcirc$  FFH+80H=17FH  $\Rightarrow$  Carry out overflow
  - It is large than the data range of 8-bit register.

## **Auxiliary Carry Flag AC**

- ☐ If there is a carry from D3 to D4 during an operation, AC is set; otherwise AC is cleared.
  - The AC flag is used by instructions that perform BCD (binary coded decimal) arithmetic. (See Chapter 8)
  - $\bigcirc$  88h+08h = 90h  $\Rightarrow$  Auxiliary carry out overflow

Overflow AC=1

Add 6 and get the correct result

## Overflow Flag OV

- OV is set whenever the result of a signed number operation is too large, causing the high-order bit to overflow into the sign bit. (See Chapter 6)
  - 2's complement method is used in the signed numbers.
  - → The range of 8-bit number is −128 to 127 in decimal.
- □ In 8-bit signed number operations, OV is set to 1 if either of the following two conditions occurs:
  - There is a carry from D6 to D7 but no carry out of D7.
  - 2. There is a carry from D7 out but no carry from D6 to D7.

## Example

- □ In the following example, there is a carry from D6 to D7 but no carry out of D7. Thus, the overflow bit is set.
  - $\bigcirc$  40H + 40H = 80 H  $\Rightarrow$  Overflow the range 80H to 7FH
  - CY=0, OV=1, AC=0

the result = 80H = -128 in decimal wrong!

## Parity Flag P

- ☐ The parity flag reflects the number of 1s in the accumulator register only.
- □ If A contains an odd number of 1s, then P=1. If A has an even number of 1s, then P=0.
- Example
  - $\bigcirc$  A = 0011 0011  $\Rightarrow$  # of 1s = 4  $\Rightarrow$  P = 0
  - $\bigcirc$  A = 1011 0011  $\Rightarrow$  # of 1s = 5  $\Rightarrow$  P = 1

## Examples

Example 1

MOV A,#0FFH ADD A,#03H

○ A=FFH+03H=02H

☐ Example 2

**MOV A,#41H** 

ADD A,#4EH

o A=41H+4EH=8FH

1111 1111

+ 0000 0011

1 0000 0010

CY=1, AC=1, OV=0

0100 0001

+ 0100 1110

1000 1111

CY=0, OV=1, AC=0

## Where are the Flags?

| 80        | PØ   | SP   | DPL | DPH |     |     | PCON | 87  |
|-----------|------|------|-----|-----|-----|-----|------|-----|
| 88        | TCON | TMOD | TLØ | TL1 | TH0 | TH1 |      | 8 F |
| 90        | P1   |      |     |     |     |     |      | 97  |
| 98        | SCON | SBUF |     |     |     |     |      | 9 F |
| AØ        | P2   |      |     |     |     |     |      | A7  |
| A8        | IE   |      |     |     |     |     |      | ΑI  |
| BØ        | P3   |      |     |     |     |     |      | В7  |
| B8        | IP   |      |     |     |     |     |      | B9  |
| CØ        |      |      |     |     |     |     |      | C7  |
| <b>28</b> | Ì    |      |     |     |     |     |      | CF  |
| DO        | PSW  |      |     |     |     |     |      | D7  |
| D8        |      |      |     |     |     |     |      | DF  |
| E0        | ACC  |      |     |     |     |     |      | E7  |
| E8        |      |      |     |     |     |     |      | EF  |
| FØ        | В    |      |     |     |     |     |      | F7  |
| F8        |      |      |     |     |     |     |      | FF  |



## PSW (Program Status Word)

| CY   AC   F0   RS1   RS0   OV     P |
|-------------------------------------|
|-------------------------------------|

| CY  | PSW.7 | Carry flag.                                                  |
|-----|-------|--------------------------------------------------------------|
| AC  | PSW.6 | Auxiliary carry flag.                                        |
| F0  | PSW.5 | Available to the user for general purpose.                   |
| RS1 | PSW.4 | Register Bank selector bit 1.                                |
| RS0 | PSW.3 | Register Bank selector bit 0.                                |
| OV  | PSW.2 | Overflow flag.                                               |
| 22  | PSW.1 | User-definable bit.                                          |
| P   | PSW.0 | Parity flag. Set/cleared by hardware each instuction cycle   |
|     |       | to indicate an odd/even number of 1 bits in the accumulator. |

| RS1 | RS0 | Register Bank | Address   |  |
|-----|-----|---------------|-----------|--|
| 0   | 0   | 0             | 00H - 07H |  |
| 0   | 1   | 1             | 08H - 0FH |  |
| 1   | 0   | 2             | 10H - 17H |  |
| 1   | 1   | 3             | 18H - 1FH |  |

## **How Instructions Affect Flags?**

- Table 2-1 shows how the instructions affect flag bits.
  - ADD affects CY, OV and AC.
  - "MUL AB" affects OV and CY=0 (CY always equals 0).
    - Multiply register A with register B. The result is placed in A and B where A has the lower byte and B has the higher byte.
    - If the product is greater than FFH, OV=1; otherwise, OV=0.

```
MOV A, #5H ; load 5H into A

MOV B, #7H ; load 7H into B

MUL AB ; B=0, A=35=23H, CY=0, OV=0
```

- SETB C affects CY=1 (CY always equals 0) only.
  - SETB C is to set CY=PSW.7=1.

## Example

- □ Show the status of the CY, AC, and P flags after the addition of 38H and 2FH in the following instructions.
- MOV A,#38H
- ADD A,#2FH ;after the addition A=67H,
- □ CY=0
- □ AC=1
- □ P=1

| 38          | 00111000 |
|-------------|----------|
| <u>+ 2F</u> | 00101111 |
| 67          | 01100111 |

#### Stack

- Stack: A section of RAM to store data items
- Two operations on the stack
  - PUSH puts an item onto the top of the stack
  - POP copies back an item from the top of the stack



#### Role of stack

- To save the temporary data
- To save the return address
  - CPU wants to execute a subroutine.
  - The CPU uses the stack to save the address of the instruction just below the CALL instruction It is the return address.
  - That is how the CPU knows where to resume when the CPU returns from the called subroutine.
  - See Chapter 3.

#### Stack - more

- The stack is a section of RAM used by the CPU to store information temporarily.
- The stack is in the 8051 RAM location 08H to 1FH.
- How the stack is accessed by the CPU
- □ The answer is SP: Stack Pointer.
  - SP is an 8-bit register.
  - SP always points to the last used location.
  - SP stores the address of top data.



RAM Addr.

#### Where is SP?

| _  |      |      |            |     |     |     |      |     |
|----|------|------|------------|-----|-----|-----|------|-----|
| 80 | PØ   | SP   | <b>DPL</b> | DPH |     |     | PCON | 87  |
| 88 | TCON | TMOD | TL0        | TL1 | THØ | TH1 |      | 8 F |
| 90 | P1   |      |            |     |     |     |      | 97  |
| 98 | SCON | SBUF |            |     |     |     |      | 9 F |
| AØ | P2   |      |            |     |     |     |      | A7  |
| A8 | IE   |      |            |     |     |     |      | ΑF  |
| BØ | P3   |      |            |     |     |     |      | В7  |
| B8 | IP   |      |            |     |     |     |      | В9  |
| CØ |      |      |            |     |     |     |      | C7  |
| C8 |      |      |            |     |     |     |      | CF  |
| DØ | PSW  |      |            |     |     |     |      | D7  |
| D8 |      |      |            |     |     |     |      | DF  |
| EØ | ACC  |      |            |     |     |     |      | E7  |
| E8 |      |      |            |     |     |     |      | EF  |
| FØ | В    |      |            |     |     |     |      | F7  |
| F8 |      |      |            |     |     |     |      | FF  |



## SP (Stack Pointer)

- SP register is used to access the stack.
  - When the 8051 is powered up i.e., no data in the stack, the SP register contains value 07H.
  - The stack size is 08H-1FH (24 bytes).
  - The locations 20-2HF of RAM are reserved for bit-addressable memory and must not be used by the stack.
  - If in a given program we need more than 24 bytes of stack, or we use banks 1, 2 and 3,

we can change the SP to point to RAM location 30H - 7FH.

```
MOV SP, #5FH ; make RAM location 60H is ; the first stack location
```

#### SP Stack Pointer



#### **PUSH**

Put the content of the RAM-address into the top of the stack.

PUSH RAM-address
MOV R6,#25H
PUSH 6



- Register Bank 0 is used.
  - R6 has the address 06H.
- First SP is incremented by 1 automatically and data saved
- The storing of a CPU register in the stack is called a PUSH.

#### POP

- The loading of the contents of the stack back into a CPU register is called a POP.
- Copies the top value from the stack to the assigned RAM-address.
- First read and then SP is decremented by 1 automatically.

- Register Bank 0 is used.
  - Address 03H corresponds to R3.



## Example

Show the stack and stack pointer for the following

Assume the default stack area.

```
MOV R6,#25H
MOV R1,#12H
MOV R4,#0F3H
PUSH 6
PUSH 1
PUSH 4
```



## Example

Examining the stack, show the contents of the registers and SP after execution of the following instructions. All values HEX.

```
POP 3 ; POP stack into R3
POP 5 ; POP stack into R5
POP 2 ; POP stack into R2
```



R2=25H, R3=F3H, R5=12H